# LAB 2 INTRODUCTION TO VHDL

CMPS301: COMPUTER ARCHITECTURE COURSE

EXERTED FROM DR. ADNAN SHAOUT- THE UNIVERSITY OF MICHIGAN-DEARBORN

## What we learned last time

- How to create Entity
- How to implement Architecture
- What different modeling could be used (Dataflow, behavioral, structural)
- Code is Concurrent not sequential
- "WHEN ... ELSE" statement is concurrent only
- Signals are wires
- Different data types
  - How to reuse previously created entity (component instantiation a.k.a port mapping)

Intro to VHDL



- Others Keyword
- Learn about Generic entities
- Learn about For-Generate and if-Generate



#### Remember Mux4x1

#### **ENTITY** mux **IS**

PORT( in0,in1,in2,in3: IN std\_logic;

sel: IN std\_logic\_vector (1 DOWNTO 0);

out1: OUT std\_logic);

#### END mux4;

Intro to VHDL



## When ... ELSE / With ... Sel

**ARCHITECTURE** a\_mux **OF** mux **BEGIN** 

out1 <= in0 WHEN sel = "00"
ELSE in1 WHEN sel = "01"
ELSE in2 WHEN sel = "10"
ELSE in3;</pre>

**END** a\_mux;

ARCHITECTURE b\_mux OF mux
BEGIN
with sel select
out1 <=
 in0 when "00",
 in1 when "01",
 in2 when "10",
 in3 when "11";

**END** b\_mux;



# When ... ELSE / With ... Sel

What happens if we missed a case ?!

F <= a when Sel = "00";

-- what is the Value of F if Sel is not 00 ?!!!!

Intro to VHDL



# When ... ELSE / With ... Sel

What happens if we missed a case ?!

-- what is the Value of F if Sel is not 00 ?!!!!

A latch will be formed to save previous value







# **Objectives**

- Review Conditional Concurrent statements
- Others Keyword
- Learn about Generic entities
- Learn about For-Generate and if-Generate



# "OTHERS" Keyword

- Use "OTHERS" Whenever you want to:
- Set a bus to several zeros or several 1s but you don't want to write it.
- Example set F to 32 zero

```
F <= "000000000000000000000000000000000";
F <= x"00000000"; -- hexdecimal
F<= (Others => '0');
```

Intro to VHDL

# "OTHERS" Keyword

#### Use "OTHERS" Whenever you want to:

- Set a bus to several zeros or several 1s but you don't want to write it.
- Set a certain bit to value and others zero

#### Example

```
F <= "0000000000000000000000000000000000";
F <= x"00000080"; -- hexdecimal
F<= (7=>'1', Others => '0');
```

Intro to VHDL

# "OTHERS" Keyword

#### Use "OTHERS" Whenever you want to:

- Set a bus to several zeros or several 1s but you don't want to write it.
- Set a certain bit to value and others zero
- Generic Case in Switch Cases

#### Example

#### With S select

Intro to VHDL



# **Objectives**

- Review Conditional Concurrent statements
- Others Keyword
- Learn about Generic entities
- Learn about For-Generate and if-Generate





# 1bit-adder example

**ENTITY** my\_adder **IS** -- single bit adder

PORT( a,b,cin : IN std\_logic;

s,cout : OUT std\_logic);

**END** my\_adder;

ARCHITECTURE a\_my\_adder OF my\_adder IS

**BEGIN** 

Intro to VHDL

s <= a XOR b XOR cin; cout <= (a AND b) or (cin AND (a XOR b));

**END** a my adder;



# Now how to build 4-bits full adder from 1-bit full adder?







### 4 Bit-full Adder

**ENTITY** my\_nadder **IS** 

**PORT** (a, b : IN std\_logic\_vector(3 DOWNTO 0);

cin: IN std\_logic;

s: OUT std\_logic\_vector(3 DOWNTO 0);

cout : OUT std\_logic);

**END** my\_nadder;



```
ARCHITECTURE a my nadder OF my nadder IS
        COMPONENT my_adder IS
             PORT(a,b,cin: IN std logic; s,cout: OUT std logic);
        END COMPONENT;
        SIGNAL temp : std logic vector(4 DOWNTO 0);
   BEGIN
       Temp(0) \le cin;
       f0: my_adder PORT MAP(a(0),b(0),temp(0),s(0),temp(1));
       f1: my_adder PORT MAP(a(1),b(1),temp(1),s(1),temp(2));
       f2: my_adder PORT MAP(a(2),b(2), temp(2),s(2),temp(3));
       f3: my_adder PORT MAP(a(3),b(3), temp(3),s(3),temp(4));
       Cout \leq temp(4);
   END a_my_nadder;
Intro to VHDL
                                                                               Architecture course
```



# From Specific to Generic entities

**ENTITY** my\_nadder **IS** 

**PORT** (a, b : IN std\_logic\_vector(3 DOWNTO 0);

cin: IN std\_logic;

s: OUT std\_logic\_vector(3 DOWNTO 0);

cout : OUT std\_logic);

**END** my\_nadder;

Now how can we change 8-bits full adder to generic n-bit full adder?

Intro to VHDL

# From Specific to Generic entities

**ENTITY** my\_nadder **IS** 

**PORT** (a, b : IN std\_logic\_vector(n-1 DOWNTO 0);

cin: IN std\_logic;

s: OUT std\_logic\_vector(n-1 DOWNTO 0);

cout : OUT std\_logic);

**END** my\_nadder;

Notice the use of 'n' here But where did we define "n"

Intro to VHDL

Integer another data type From Specific to Generic entities 8 is default value and could be override ENTITY my\_nadder IS while instantiation 'GENERIC (n : integer := 8); **PORT** (a, b : IN std\_logic\_vector(n-1 DOWNTO 0); cin: IN std logic; Add generic s: OUT std\_logic\_vector(n-1 DOWNTO 0); input cout: OUT std logic); **END** my nadder; Notice the use of 'n' here But where did we define "n"

Intro to VHDL

```
ARCHITECTURE a my nadder OF my nadder IS
      COMPONENT my_adder IS
           PORT(a,b,cin: IN std logic; s,cout: OUT std logic);
      END COMPONENT;
      SIGNAL temp : std logic vector(4 DOWNTO 0);
 BEGIN
 temp(0) \le cin;
 f0: my_adder PORT MAP(a(0),b(0),temp(0),s(0),temp(1));
 f1: my_adder PORT MAP(a(1),b(1),temp(1),s(1),temp(2));
 f2: my adder PORT MAP(a(2),b(2), temp(2),s(2),temp(3));
 f3: my_adder PORT MAP(a(3),b(3), temp(3),s(3),temp(4));
 Cout \leq temp(4);
 END a_my_nadder;
                                                                                    Architecture course
Intro to VHDL
```

```
ARCHITECTURE a my nadder OF my nadder IS
      COMPONENT my adder IS
           PORT(a,b,cin: IN std logic; s,cout: OUT std logic);
                                                                            Change size
      END COMPONENT;
                                                                           of signal
      SIGNAL temp : std logic vector(n DOWNTO 0);
 BEGIN
 temp(0) \le cin;
 f0: my_adder PORT MAP(a(0),b(0),temp(0),s(0),temp(1));
 f1: my_adder PORT MAP(a(1),b(1),temp(1),s(1),temp(2));
 f2: my adder PORT MAP(a(2),b(2), temp(2),s(2),temp(3));
 f3: my_adder PORT MAP(a(3),b(3), temp(3),s(3),temp(4));
 Cout \leq temp(4);
 END a_my_nadder;
                                                                                    Architecture course
Intro to VHDL
```

ARCHITECTURE a my nadder OF my nadder IS **COMPONENT** my\_adder IS **PORT**( a,b,cin : IN std\_logic; s,cout : OUT std\_logic); Change size **END COMPONENT;** of signal SIGNAL temp : std\_logic\_vector(n DOWNTO 0); **BEGIN**  $temp(0) \le cin;$ loop 1: FOR i IN 0 TO n-1 GENERATE  $\text{fx: my\_adder PORT MAP}(a(i),b(i),\text{temp}(i),s(i),\text{temp}(i+1));} \underline{\quad \text{i} \rightarrow \text{is not visible outside the for generate} }$ **END GENERATE**;  $Cout \leq temp(n);$ END a\_my\_nadder; Intro to VHDL Architecture course



We use it when we want to generate more than one component of the same type

i →is not visible outside the for generate

loop1: FOR i IN 0 TO n-1 GENERATE

fx: my\_adder **PORT MAP**(a(i),b(i),temp(i-1),s(i),temp(i));

#### **END GENERATE**;

The (for ...generate) is not a Software Sequential loop .. It is like writing this line n times and they execute **concurrently. Generates N hardware** 

Intro to VHDL



# Generic ....cont.

So after I made my entity generic when I instantiate I do the following

u0: my\_nadder GENERIC MAP (16) PORT MAP (.....)

I indicate here the value of the generic data

Generic could be more than one parameter like generic (n,m: integer;)

Even could be with different type





# Generic ....cont.

- In simulation
- vsim my\_nadder -g<genericName>=<value>
  - Example

vsim my\_nadder -gn=8





## **Common Errors**

#### **During Coding:**

- Mix the use of bit & std\_logic
- Using port map inside a condition
- Size of Input Vector not Equal Size of Output Vector

#### During Simulation:

- Simulating without compiling last changes
- Not forcing all input ports at initialization
- Force values on output port/signal

Intro to VHDL

